XC2C512-10FGG324I XC2C512-10FT256I XC2C512-10FTG256I XC2C512-7FTG256I XC2C64A-7CPG56C XC2C64A-7CPG56I XC2C64A-7QFG48C XC2C64A-7QFG48I XC2C64A-7VQG100C XC2C64A-7VQG100I XC2C64A-7VQG44C
Brand New and Original XC2C512 XILINX FPGA ICs In stock
XC2C512-10FGG324I
XC2C512-10FT256I
XC2C512-10FTG256I
XC2C512-7FTG256I
XC2C64A-7CPG56C
XC2C64A-7CPG56I
XC2C64A-7QFG48C
XC2C64A-7QFG48I
XC2C64A-7VQG100C
XC2C64A-7VQG100I
XC2C64A-7VQG44C
| Category | Integrated Circuits (ICs) |
| Family | Embedded - FPGAs (Field Programmable Gate Array) |
| Mfr | Xilinx Inc. |
| Series | XC2C32 XILINX FLASH FPGA ICs |
| Product Number |
XC2C512-10FGG324I XC2C512-10FT256I |
Features:
• Very low cost, high-performance logic solution for high-volume, cost-conscious applications
• Dual-range VCCAUX supply simplifies 3.3V-only design
• Suspend, Hibernate modes reduce system power
• Multi-voltage, multi-standard SelectIO™ interface pins
• Up to 502 I/O pins or 227 differential signal pairs
• LVCMOS, LVTTL, HSTL, and SSTL single-ended I/O
• 3.3V, 2.5V, 1.8V, 1.5V, and 1.2V signaling
• Selectable output drive, up to 24 mA per pin
• QUIETIO standard reduces I/O switching noise
• Full 3.3V ± 10% compatibility and hot swap compliance.
• 640+ Mb/s data transfer rate per differential I/O
• LVDS, RSDS, mini-LVDS, HSTL/SSTL differential I/O with integrated differential termination resistors
• Enhanced Double Data Rate (DDR) support
• DDR/DDR2 SDRAM support up to 400 Mb/s
• Fully compliant 32-/64-bit, 33/66 MHz PCI® technology support
• Abundant, flexible logic resources • Densities up to 25,344 logic cells, including optional shift register or distributed RAM support
• Efficient wide multiplexers, wide logic
• Fast look-ahead carry logic
• Enhanced 18 x 18 multipliers with optional pipeline
• IEEE 1149.1/1532 JTAG programming/debug port
• Hierarchical SelectRAM™ memory architecture
• Up to 576 Kbits of fast block RAM with byte write enables for processor applications
• Up to 176 Kbits of efficient distributed RAM
• Up to eight Digital Clock Managers (DCMs)
• Clock skew elimination (delay locked loop)
• Frequency synthesis, multiplication, division
• High-resolution phase shifting
• Wide frequency range (5 MHz to over 320 MHz)
• Eight low-skew global clock networks, eight additional clocks per half device, plus abundant low-skew routing
• Configuration interface to industry-standard PROMs
• Low-cost, space-saving SPI serial Flash PROM
• x8 or x8/x16 BPI parallel NOR Flash PROM
• Low-cost Xilinx® Platform Flash with JTAG
• Unique Device DNA identifier for design authentication
• Load multiple bitstreams under FPGA control
• Post-configuration CRC checking
• Complete Xilinx ISE® and WebPACK™ development system software support plus Spartan-3A Starter Kit
• MicroBlaze™ and PicoBlaze embedded processors
• Low-cost QFP and BGA packaging, Pb-free options
• Common footprints support easy density migration
• Compatible with select Spartan-3AN nonvolatile FPGAs
• Compatible with higher density Spartan-3A DSP FPGAs
• XA Automotive version available
For more information on stock availability of the Spartan-3A FPGA family,Please feel free to send email : sales@icschip.com
![]()
![]()
![]()

